# **ZRI/ZQI Block Diagram**



#### BOM Option

| ITEM | DESCRIPTION                                               | MARK      |
|------|-----------------------------------------------------------|-----------|
|      |                                                           |           |
| 1    | LVDS Panel Sku                                            | LVDS@     |
| 2    | eDP Panel Sku                                             | eDP@      |
| 3    | VGA Sku                                                   | EV@       |
| 4    | VGA Thames Sku                                            | EV_T@     |
| 5    | VGA Mars Sku                                              | EV_M@     |
| 6    | VGA Sku for Thames and Mars stuff different value parts   | EV_SP@    |
| 7    | GPU 128bit Sku                                            | EV_128@   |
| 8    | GPU 128bit Sku of Special part value change               | EV_128SP@ |
| 9    | USB Charge Functions Sku                                  | CH@       |
| 10   | No USB Charge Functions Sku                               | NCH@      |
| 11   | USB3.0 Re-Driver Sku                                      | RD@       |
| 12   | No USB3.0 Re-Driver Sku                                   | NRD@      |
| 13   | Always connect functions Sku                              | AC@       |
| 14   | No Always connect functions Sku                           | NAC@      |
| 15   | Special part value change or modify for different BOM sku | SP@       |
| 16   | Key Board Back light Sku                                  | KBL@      |
| 17   | SSD Sku                                                   | SSD@      |
| 18   | Touch panel Sku                                           | TP@       |

#### Page 9 GPIO strap pin

| ITEM | DESCRIPTION          | MARK  |
|------|----------------------|-------|
| 1    | Synaptics touch pad  | SYNP@ |
| 2    | ELAN touch pad       | ELAN@ |
| 3    | For UMA Sku          | UMA@  |
| 4    | ELPIDA on board DRAM | ELP@  |
| 5    | HYNIX on board DRAM  | HYN@  |

### **Power Sequence**



#### Hudson M3

#### **SMBUS**

| FCH SMBUS                                             | Pin NO.      | SMBUS Function Define |
|-------------------------------------------------------|--------------|-----------------------|
| PCLK_SMB<br>PDAT_SMB<br>(+3V)                         | AD26<br>AD25 | DDR / WLAN            |
| SCLK1<br>SDATA1<br>(+3V_S5)                           | T7<br>R7     | Touch Pad             |
| SMB_EC_CLK (SCLK2)<br>SMB_EC_DAT (SDATA2)<br>(+3V_S5) | H19<br>G19   | EC                    |
| SCLK3<br>SDATA3<br>(+3VPCU)                           | G22<br>G21   | Not used              |
| SCL4<br>SDATA4<br>(+3V_S5)                            | J19<br>K19   | Not used              |

#### EC

| CMDLIC                               |            |                       |
|--------------------------------------|------------|-----------------------|
| KBC SMBUS                            | Pin NO.    | SMBUS Function Define |
| MBCLK<br>MBDATA<br>(+3VPCU)          | 70<br>69   | Battery, FCH          |
| APU_SIC_EC<br>APU_SID_EC<br>(+3V_S5) | 67<br>68   | APU                   |
| GPUT_CLK<br>GPUT_DATA<br>(+3V_GFX)   | 119<br>120 | GPU                   |
| TPCLK<br>TPDATA<br>(+3V)             | 72<br>71   | Touch Pad             |

| EC         | FCH        | Device I2C_Device(S) |         |              |        |  |
|------------|------------|----------------------|---------|--------------|--------|--|
| I2Ce_1 (M) | I2Cf_2 (M) | Charger              | Battery |              | ALL/S5 |  |
| I2Ce_2(M)  |            | APU                  |         |              | ALL    |  |
| I2Ce_3 (M) |            |                      |         |              |        |  |
|            | I2Cf_3 (M) | APU                  |         |              | S5     |  |
|            | I2Cf_1 (M) |                      |         |              | S5     |  |
|            | I2Cf_0 (M) | DDR                  | WLAN/3G | Image Sensor | so     |  |

EC will Conflict with FCH. Do not mount





Soldermask openings for all bottom side vias/TPs under FS1 M\_B\_DQ[0..63] [13,14] M\_A\_DQ[0..63] [12] [13,14] M\_B\_A[15:0] U48B U48C [12] M\_A\_A[15:0] F15 M\_A\_DQ F15 M\_A\_DQ MA\_DATA[0] MA\_DATA[1] MA\_DATA[2] MA\_DATA[3] MB\_DATA[0] MB\_DATA[1] MB\_DATA[2] MB\_DATA[3] R29 R32 B17 MA ADDI T30 R28 H19 F19 MA\_ADD[2] MA\_ADD[3] MA\_ADD[4] MB\_ADD[2 MB\_ADD[3 E14 M\_A R26 P32 A16 MB ADDI4 MB DATA[4] P26 MA\_ADD[5] MA\_ADD[6] P30 MA\_ADD[7] MA DATA[4] MA DATA[5] MB ADDIS MB DATAIS MB\_DATA[6] MB\_DATA[7] MA\_DATA[6] D18 M A D0 M33 MB\_ADD[6] M32 MB\_ADD[7] M32 MB\_ADD[8] AB31 MB\_ADD[10] A20 MA DATA[7] P29 M28 AB26 MA\_ADD[8] MA\_ADD[9] MA\_ADD[10 G20 M A DQ8 E20 M A DQ9 H23 M A DQ1 G23 M A DQ1 E19 M A DQ1 B22 C22 MA\_DATA[8] MA\_DATA[9] L32 AB31 MB\_DATA[8] MB\_DATA[9] M26 M31 M26 M29 MA\_ADD[12] MA\_ADD[13] MA ADDI11 MA DATA[10] M31 MB\_ADD[11]
K32 MB\_ADD[12]
AF33 MB\_ADD[13] MR ADDI1 MB DATA(10 MA\_DATA[10] MA\_DATA[11] MA\_DATA[12] MB\_DATA[10] MB\_DATA[11] MB\_DATA[12] B21 H20 M\_A\_DC Δ22 MA\_DATA[13] MA\_DATA[14] MA\_DATA[15] MB\_ADD[14] MB\_ADD[15] MA ADDI14 MB DATA[13 L27 MA\_ADD[15 E22 M A DQ D22 M A DQ [12] M\_A\_BS#[2..0] [13,14] M\_B\_BS#[2..0] MB\_DATA[14] MB\_DATA[15] C24 B25 \_AB33 MB\_BANK[0] ΔR27 MA BANKIO H25 M\_A\_DQ16 F25 M\_A\_DQ17 D28 M\_A\_DQ18 AA32 MB\_BANK[1] MB\_BANK[2] MA\_DATA[16] MA\_DATA[17] MA\_DATA[18] MB\_DATA[16] MB\_DATA[17] MB\_DATA[18] [12] M\_A\_DM[7..0] B28 B31 D29 E23 C18 MB\_DM[0] B23 MB\_DM[1] C28 MB\_DM[2] MA\_DM[0] MA\_DM[1] MA\_DM[2] MA\_DATA[19] MA\_DATA[20] MA\_DATA[21] [13.14] M B DM0 MB\_DATA[19] MB\_DATA[20] MB\_DATA[21] D20 E25 F30 [13,14] M\_B\_DM1 [13,14] M\_B\_DM2 D24 D31 MB\_DM[2]
AM31 MB\_DM[3]
AN30 MB\_DM[5] D26 M\_A\_D D27 M\_A\_D AK29 MA\_DM[3] AL25 MA\_DM[5] MA\_DATA[22] MA\_DATA[23] MB\_DATA[22] MB\_DATA[23] 113 141 M R DM3 [13,14] M\_B\_DM4 [13,14] M\_B\_DM5 C30 G28 M A DQ24 G29 M A DQ25 H27 M A DQ26 AR24 MB\_DM[6] AN18 MB\_DM[7] AM20 MA DMI6 MA DATA[24] [13.14] M B DM6 MR DATA[24] AM16 MA\_DM[7] MA\_DATA[25] MA\_DATA[26] MA\_DATA[27] MB\_DATA[25] MB\_DATA[26] F33 B18 MB\_DQS\_H[0] G17 MA\_DQS\_H[0] [12] M\_A\_DQSP0 [12] M\_A\_DQSN0 [12] M\_A\_DQSP1 [12] M\_A\_DQSN1 [12] M\_A\_DQSP2 [13.14] M B DQSP0 MB\_DATA[27] [13,14] M\_B\_DQSP0 [13,14] M\_B\_DQSN0 [13,14] M\_B\_DQSP1 [13,14] M\_B\_DQSN1 [13,14] M\_B\_DQSP2 H17 MA\_DQS\_L[0]
F22 MA\_DQS\_L[0] E28 M F27 M A18 MB\_DQS\_L[0]

B24 MB\_DQS\_H[1] MB\_DATA[28] B32 MA\_DATA[28] C31 MA DATA[29] B24 MB\_DQS\_H[1]
B30 MB\_DQS\_L[1]
B29 MB\_DQS\_L[2]
D32 MB\_DQS\_L[3]
MB\_DQS\_L[3]
AM32 MB\_DQS\_L[3] MB DATA[29] MA DOS LI MA DATA[30] MB\_DATA[30] E26 F26 MA\_DQS\_H[2] H30 MA\_DQS\_L[2] MA\_DQS\_L[3] MA\_DQS\_L[3] MA\_DQS\_L[3] MA\_DQS\_H[4] H28 M\_A\_D MA\_DATA[31] MB\_DATA[31 [13,14] M B DQSN2 [12] M\_A\_DQSN2 [12] M A DQSP3 AH29 M A DQ AJ30 M A DQ AM28 M A DQ MA\_DATA[32] MA\_DATA[33] MA\_DATA[34] MB DATA[32] 13.141 M B DQSP3 [12] M\_A\_DQSN3 [12] M\_A\_DQSP4 [12] M\_A\_DQSN4 [13,14] M\_B\_DQSN3 [13,14] M\_B\_DQSP4 [13,14] M\_B\_DQSN4 MB\_DATA[33] MB\_DATA[34] AM32 MB\_DQS\_H[4] AP32 AM32 AM33 AN28 MB\_DQS\_L[4] AB\_DQS\_L[4] AP29 MB\_DQS\_L[5] AP24 AR18 AP18 MB\_DQS\_H[6] MB\_DQS\_H[6] MB\_DQS\_H[7] MB\_DQS\_L[7] AL30 MA\_DUS\_H[4]
AH25 MA\_DQS\_L[5]
AJ25 MA\_DQS\_L[5]
AK20 MA\_DQS\_L[6]
AL15 MA\_DQS\_L[6]
AK15 MA\_DQS\_L[7] VI 30 AM27M A ΔNI31 MA DATA[35] MB DATA[35] M\_A\_DQSP5 M\_A\_DQSN5 13,14] M\_B\_DQSP5 13,14] M\_B\_DQSN5 MA\_DATA[36] MB\_DATA[36] AH28 M AK33 MA\_DATA[37] MA\_DATA[38] MA\_DATA[39] MB\_DATA[37] Δ.129 AN32 [12] M A DQSP6 [13.14] M B DQSP6 MB\_DATA[38] [12] M\_A\_DQSN6 [12] M\_A\_DQSP7 [12] M\_A\_DQSN7 [13,14] M\_B\_DQSN6 [13,14] M\_B\_DQSP7 [13,14] M\_B\_DQSN7 MB\_DATA[39] AK26 M A DQ4 AJ26 M A DQ4 AK23 M A DQ4 AL15 MA\_DQS\_L[7] AP30 MA DATA(40) MR DATAMAN MA\_DATA[40] MA\_DATA[41] MA\_DATA[42] MB\_DATA[40] MB\_DATA[41] MB\_DATA[42] W32 MB\_CLK\_H[0] W29 [12] M\_A\_CLKP0 [12] M\_A\_CLKN0 AP27 [13] M\_B\_CLKP0 [13] M\_B\_CLKN0 Y30 A.123 M\_A AN26 Y30 MA\_CLK\_L[0] W26 MA\_CLK\_H[1] W27 MA\_CLK\_L[1] MA\_DATA[43] MA\_DATA[44] MA\_DATA[45] V32 MB\_CLK\_L[0] V32 MB\_CLK\_H[1] MB\_CLK\_L[1] MB DATA[43] AM26 M AL26 M AM24 M [12] M\_A\_CLKP1 [12] M\_A\_CLKN1 [14] M\_B\_CLKP1 [14] M\_B\_CLKN1 MB\_DATA[44] MB\_DATA[45] AP31 V32 XU32 XU32 XU31 XU31 MB\_CLK\_L[2] MB\_CLK\_L[2] MB\_CLK\_L[3] MB\_CLK\_L[3] V29 V30 X U26 X U27 MA\_CLK\_L[2] MA\_CLK\_L[2] MA\_CLK\_L[3] AR28 MA DATA[46] MR DATA[46] AL23 M\_A MA\_DATA[47] MB\_DATA[47 AK22 M\_A\_DQ48 AP25 MA DATA[48] MB DATA(48) AH22 M A D AK19 M A D AH19 M A D AN24 AR22 AP21 MA\_DATA[49] MA\_DATA[50] MA\_DATA[51] MB\_DATA[49] MB\_DATA[50] MB\_DATA[51] [12] M\_A\_CKE0 [12] M\_A\_CKE1 MA\_CKE[0] MA\_CKE[1] [13] M\_B\_CKE0 [14] M\_B\_CKE1 H32 MB\_CKE[0] MB\_CKE[1] K30 AM22M A AL22 M A AJ20 M A AP26 AR26 MA\_DATA[51] MA\_DATA[52] MA\_DATA[53] MA\_DATA[54] MB\_DATA[52] MB\_DATA[53] MB\_DATA[54] \_AF31 MB0\_ODT[0] MB0\_ODT[1] AD30 [12] M\_A\_ODT0 [12] M\_A\_ODT1 AD30 MA0\_ODT[0] [13] M\_B\_ODT0 [14] M\_B\_ODT1 AH31 AE32 MB1\_ODT[0] MB1\_ODT[1] AN22 AG29 MA1\_ODT[1] AL19 M\_/ MA\_DATA[55] MB\_DATA[55 AK17 M A D MB\_DATA[56] MB\_DATA[57] AR20 MA\_DATA[56] \_AD31\_ MB0\_CS\_L[0] AD26 AJ17 M AK14 M AP19 [12] M\_A\_CS#0 [12] M\_A\_CS#1 MAO CS LIO MA DATA[57] [13] M\_B\_CS#0 [14] M\_B\_CS#1 AF32 AC32 AG32 MB0\_CS\_L[1] MB1\_CS\_L[0] MB1\_CS\_L[1] AE29 MA0\_CS\_L[1] MA1\_CS\_L[0] MA\_DATA[58] MB\_DATA[58] MB\_DATA[59] AB30 AH14 M\_A\_ AR16 MA DATAI591 AF30 AM18M\_A AN20 MA1 CS LI1 MA DATAIGO MR DATAIGO MB\_DATA[60] MB\_DATA[61] MB\_DATA[62] MB\_DATA[63] MA\_DATA[61] AB29 AB32 [12] M\_A\_RAS# [12] M\_A\_CAS# [12] M\_A\_WE# MA RAS L MA\_DATA[62] MA\_DATA[63] AH15 N AB32 AD32 AD33 MB\_CAS\_L MB\_WE\_L AP17 AD29 AL14 M\_A AN16 MA\_CAS\_L MA\_WE\_L [13,14] M\_B\_CAS# [13,14] M\_B\_WE# H31 [12] M\_A\_RST# [12] M\_A\_EVENT# [13,14] M\_B\_RST# < MR RESET I MA RESET Y31 MB\_KEGET\_E TP34 -MA\_EVENT\_L G32 +MEMVREF\_CPU O-RICHLAND\_APU\_BGA813 M VRFF +1.5VSUS - R594 39.2/F\_4 +M\_ZVDDIO M\_ZVDDIO Place close to APU within 1' RICHLAND APU BGA813 +1.5VSUS R227 A10 AJ05757RT01 +MEMVREF\_CPU 1K/F 4 **A8** AJ05557UT01 R222 \*short\_4 AJ053578T01 Α6 R225 C327 1000p/50V\_4 1K/F\_4 0.47u/6.3V\_4 0.1u/10V\_4 **Quanta Computer Inc.** PROJECT : ZRI/ZQI Rev A1A APU 2/4(DDR3 MEM I/F) Date: Wednesday, April 24, 2013 Sheet















#### REQUIRED STRAPS

|              | <br>PCI_CLK1                      | PCI_CLK2 | PCI_CLK3                            | PCI_CLK4                        | LPC_CLK0                  | LPC_CLK1                     | EC_PWM2         | RTC_CLK                             |
|--------------|-----------------------------------|----------|-------------------------------------|---------------------------------|---------------------------|------------------------------|-----------------|-------------------------------------|
| PULL<br>HIGH | <br>ALLOW<br>PCIE Gen2<br>DEFAULT |          | USE<br>DEBUG<br>STRAP               | non_Fusion<br>CLOCK MODE        | EC<br>ENABLED             | CLKGEN<br>ENABLED<br>DEFAULT | LPC ROM         | S5 PLUS MODE<br>DISABLED<br>DEFAULT |
| PULL<br>LOW  | <br>FORCE<br>PCIE Gen1            |          | IGNORE<br>DEBUG<br>STRAP<br>DEFAULT | FUSION<br>CLOCK MODE<br>DEFAULT | EC<br>DISABLED<br>DEFAULT | CLKGEN<br>DISABLED           | SPI ROM DEFAULT | S5 PLUS MODE<br>ENABLED             |

#### **DEBUG STRAPS**

FCH HAS 15K INTERNAL PU FOR PCI\_AD[27:23]



|              | PCI_AD27                  | PCI_AD26                          | PCI_AD25                 | PCI_AD24                              | PCI_AD23                           |
|--------------|---------------------------|-----------------------------------|--------------------------|---------------------------------------|------------------------------------|
| PULL<br>HIGH | USE PCI<br>PLL<br>DEFAULT | DISABLE ILA<br>AUTORUN<br>DEFAULT | USE FC<br>PLL<br>DEFAULT | USE DEFAULT<br>PCIE STRAPS<br>DEFAULT | DISABLE PCI<br>MEM BOOT<br>DEFAULT |
| PULL<br>LOW  | BYPASS<br>PCI PLL         | ENABLE ILA<br>AUTORUN             | BYPASS FC<br>PLL         | USE EEPROM<br>PCIE STRAPS             | ENABLE PCI<br>MEM BOOT             |

FCH PWRGD CKT

[43] VRM\_PWRGD 2 RB500V-40\_100MA



FCH\_PWRGD [5,7]













Thames\_M2/ XTAL\_LVDS

|        |                                 |                 |      | Mars USE |
|--------|---------------------------------|-----------------|------|----------|
| Vendor | Vendor P/N                      | STN B/S P/N     | Size | MLPS     |
|        | H5TQ2G63DFR-11C<br>(128M*16)    | AKD5MGWTW17 * 8 | 2GB  | 000      |
| Hynix  | H5TC2G63FFR-11C<br>(128M*16)    | AKD5MZDTW05 *8  | 2GB  | 001      |
|        |                                 |                 |      |          |
| Micron | MT41K256M16HA-107G<br>(256M*16) | AKD5PGSTL05 *8  | 4GB  | 011      |



## MLPS

| R_pu  | R_pd  | Bits [3:1] |
|-------|-------|------------|
| NC    | 4.75K | D 000      |
| 8.45K | 2K    | F 001      |
| 4.53K | 2K    | в 010      |
| 6.98K | 4.99K | 011        |
| 4.53K | 4.99K | 100        |
| 3.24K | 5.62K | 101        |
| 3.4K  | 1M    | 110        |
| 4.75K | NC    | 111        |

| Ra    | P/N         |
|-------|-------------|
| 2K    | CS22002FB19 |
| 3.24K | CS23242FB09 |
| 3.4K  | CS23402FB08 |
| 4.53K | CS24532FB08 |
| 4.75K | CS24752FB12 |
| 4.99K | CS24992FB26 |
| 5.62K | CS25622FB18 |
| 6.98K | CS26982FB01 |
| 8.45K | CS28452FB12 |
| 1M    | CS51002FB11 |

| Ca    | Bits [5:4] | P/N         |
|-------|------------|-------------|
| 680nF | 00         | CH4681K9B00 |
| 82nF  | 01         | CH3823K1B00 |
| 10nF  | 10         | CH31003KB11 |
| NC    | 11         |             |

|                                                                                         |                                                      |                                          | K FOR STRAP DETAILS<br>ND IF THESE GPIOS ARE USED,<br>ESET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                 |
|-----------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| STRAPS                                                                                  | MLPS                                                 | GPIO PIN                                 | DESCRIPTION OF DEFAULT SETTINGS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Default Setting |
| MLPS_DISABLE                                                                            | NA                                                   | GPIO_28_FDO                              | Enable MLPS, NA for Thames/Whistler/Seymour 0: Enable MLPS, disable GPIO PINSTRAP 1: Disable MLPS, enable GPIO PINSTRAP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | х               |
| TX_PWRS_ENB                                                                             | PS_1[4]                                              | GPI00                                    | Transmitter Power Savings Enable 0: 50% Tx output swing 1: Full Tx output swing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | х               |
| TX_DEEMPH_EN                                                                            | PS_1[5]                                              | GPIO1                                    | PCIE Transmitter De-emphasis Enable 0: Tx de-emphasis disabled 1: Tx de-emphasis enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | х               |
| BIF_GEN3_EN_A                                                                           | PS_1[1]                                              | GPIO2                                    | PCIE Gen3 Enable (NOTE: RESERVED for Thames/Whistler/Seymour) 0: GEN3 not supported at power-on 1: GEN3 supported at power-on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1               |
| BIF_VGA DIS                                                                             | PS_2[4]                                              | GPIO9                                    | VGA Control 0: VGA controller capacity enabled 1: VGA controller capacity disabled (for multi-GPU)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0               |
| ROMIDCFG[2:0]                                                                           | PS_0[31]                                             | GPIO[13:11]                              | Serial RCM type or Memory Aperture Size Select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | xxx             |
| BIOS_ROM_EN                                                                             | PS_2[3]                                              | GPIO22                                   | Enable external BIOS ROM device 0: Disabled 1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | х               |
| AUD[1]<br>AUD[0]                                                                        | NA<br>NA                                             | HSYNC<br>VSYNC                           | 00. No suido lundion 10 - Audio fo DP and pM 10 - Audio fo DP and pM 11 - Audio fo DP and pM 12 - Audio for DP and pM 13 - Audio for DP and pM 14 - Audio for DP and pM 15 - Audio for DP and pM 16 - A | xx              |
| CEC_DIS                                                                                 | PS_0[4]                                              | GENLK_VSYNC                              | Enable CEC function. Reserved for Thames/Whistler/Seymour<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | х               |
| RESERVED RESERVED RESERVED RESERVED AUD_PORT_CONN_PINSTRAP[2] AUD_PORT_CONN_PINSTRAP[1] | PS_1[3]<br>PS_1[2]<br>NA<br>NA<br>PS_3[5]<br>PS_3[4] | GENLK_CLK<br>GPIO8<br>GPIO21<br>GENERICC | NOTE: ALLOW FOR PULLUP PADS FOR THE RESERVED STRAPS BUT DO NOT INSTAIL IF THESE GPIOS ARE USEED. THEY MUST KEEP LOW AND NOT CONFLICT DURING R Reserved Reserved Reserved (for Thames/Whistler/Seymour only)  STRAPS TO INDICATE THE NUMBER OF AUDIO CAPABLE DISPLAY OUTPUTS 111 = 0 usable endoorist.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |
| AUD_PORT_CONN_PINSTRAP[1] AUD_PORT_CONN_PINSTRAP[0]                                     | PS_3[4]<br>PS_0[5]                                   | NA<br>NA                                 | 111 = 0 usable endpoints 110 = 1 usable endpoints 110 = 1 usable endpoints 100 = 3 usable endpoints 100 = 3 usable endpoints 011 = 4 usable endpoints 010 = 5 usable endpoints 010 = 5 usable endpoints 000 = 6 usable endpoints 000 = 6 usable endpoints are usable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 |

#### **System Memory Aperture size**

| GPIO9   |      | GPIO11    | GPIO12    | GPIO13    |
|---------|------|-----------|-----------|-----------|
| BIOSROM |      | ROMIDCFG0 | ROMIDCFG1 | ROMIDCFG2 |
| 0       | 128M | 0         | 0         | 0         |
| 0       | 256M | 1         | 0         | 0         |
| 0       | 64M  | 0         | 1         | 0         |
| 0       | 32M  | 1         | 1         | 0         |



+3V\_GFX



































































